DS31400 8-Input, 14-Output, Dual DPLL Timing IC with Sub-ps Output Jitter
5Pages

{{requestButtons}}

Catalog excerpts

DS31400 8-Input, 14-Output, Dual DPLL Timing IC with Sub-ps Output Jitter - 1

Maxim Integrated Products 1 Some revisions of this device may incorporate deviations from published specifications known as errata. Multiple revisions of any device may be simultaneously available through various sales channels. For information about device errata, go to: www.maxim-ic.com/errata. For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim’s website at www.maxim-ic.com. DS31400 8-Input, 14-Output, Dual DPLL Timing IC with Sub-ps Output Jitter General Description The DS31400 is a flexible, high-performance timing IC for diverse frequency conversion and frequency synthesis applications. On each of its eight input clocks and 14 output clocks, the device can accept or generate nearly any frequency between 2kHz and 750MHz. The device offers two independent DPLLs to serve two independent clock-generation paths. The input clocks are divided down, fractionally scaled as needed, and continuously monitored for activity and frequency accuracy. The best input clock is selected, manually or automatically, as the reference clock for each of the two flexible, high-performance digital PLLs. Each DPLL lock to the selected reference and provides programmable bandwidth, very high-resolution holdover capability and truly hitless switching between input clocks. The digital PLLs are followed by a clock synthesis subsystem that has seven fully programmable digital frequency synthesis blocks, three high-speed low-jitter APLLs, and 14 output clocks, each with its own 32-bit divider and phase adjustment. The APLLs provide fractional scaling and output jitter less than 1ps RMS. For telecom systems, the device has all required features and functions to serve as a central timing function or as a line card timing IC. With a suitable oscillator the device meets the requirements of Stratum 2, 3E, 3, 4E and 4; G.812 Types I–IV; G.813; and G.8262. Applications Frequency Conversion Applications in a Wide Variety of Equipment Types Telecom Line Cards or Timing Cards with Any Mix of SONET/SDH, Synchronous Ethernet, and/or OTN Ports in WAN Equipment Including MSPPs, Ethernet Switches, Routers, DSLAMs, and Base Stations Ordering Information PART TEMP RANGE PIN-PACKAGE DS31400GN -40„aC to +85„aC 256 CSBGA DS31400GN+ -40„aC to +85„aC 256 CSBGA +Denotes a lead(Pb)-free/RoHS-compliant package. SPI is a trademark of Motorola, Inc. Features „Y Eight Input Clocks Differential or CMOS/TTL Format Any Frequency from 2kHz to 750MHz Fractional Scaling for 64B/66B and FEC Scaling (e.g., 64/66, 237/255, 238/255) or Any Other Downscaling Requirement Continuous Input Clock Quality Monitoring Automatic or Manual Clock Selection Three 2/4/8kHz Frame Sync Inputs „Y Two High-Performance DPLLs Hitless Reference Switching on Loss of Input Automatic or Manual Phase Build-Out Holdover on Loss of All Inputs Programmable Bandwidth, 0.5mHz to 400Hz „Y Seven Digital Frequency Synthesizers Each Can Slave to Either DPLL Produce Any 2kHz Multiple Up to 77.76MHz Per-DFS Clock Phase Adjust „Y Three Output APLLs Output Frequencies to 750MHz High Resolution Fractional Scaling for FEC and 64B/66B (e.g., 255/237, 255/238, 66/64) or Any Other Scaling Requirement Less than 1ps RMS Output Jitter Simultaneously Produce Three Low-Jitter Rates from the Same Reference (e.g., 622.08MHz for SONET, 255/237 x 622.08MHz for OTU2, and 156.25MHz for 10GE) „Y 14 Output Clocks in Seven Groups Nearly Any Frequency from < 1Hz to 750MHz Each Group Slaves to a DFS Clock, Any APLL Clock, or Any Input Clock (Divided and Scaled) Each Has a Differential Output (Three CML, Four LVDS/ LVPECL) and Separate CMOS/TTL Output 32-Bit Frequency Divider per Output Two Sync Pulse Outputs: 8kHz and 2kHz „Y General Features Suitable Line Card IC or Timing Card IC for Stratum 2/3E/3/4E/4, SMC, SEC/EEC, or SSU Accepts and Produces Nearly Any Frequency Up to 750MHz, Including 1Hz, 2kHz, 8kHz, NxDS1, NxE1, DS2/J2, DS3, E3, 2.5MHz, 25MHz, 125MHz, 156.25MHz, and Nx19.44MHz Up to 622.08MHz Internal Compensation for Local Oscillator Frequency Error SPI™ Processor Interface 1.8V Operation with 3.3V I/O (5V Tolerant) 17mm x 17mm CSBGA Package 19-5256; Rev 1; 11/10 ABRIDGED DATA SHEET

Open the catalog to page 1
DS31400 8-Input, 14-Output, Dual DPLL Timing IC with Sub-ps Output Jitter - 2

DS31400 ________________________________________________________ Maxim Integrated Products 2 ABRIDGED DATA SHEET Application Example: Timing Card DS31400 to BITS/SSU TCXO or OCXO Monitor, Divider, Selector DPLL1 APLL and divider BITS Tx DPLL2 BITS Rx processor Backplane Timing Card (1 of 2) DS1, E1 or 2048 kHz from BITS/SSU Timing Card (2 of 2) Identical to Timing Card 1 Line Card (1 of N) Line Card (N of N) <1> <1> <1> <1> N N N N typically 19.44MHz, 25MHz or 8kHz, point-to-point or multidrop buses create derived DS1 or E1/2048kHz clock locked to selected clock activity and frequency...

Open the catalog to page 2
DS31400 8-Input, 14-Output, Dual DPLL Timing IC with Sub-ps Output Jitter - 3

DS31400 ________________________________________________________ Maxim Integrated Products 3 ABRIDGED DATA SHEET Block Diagram DPLL1 Filtering, Holdover, Hitless Switching, PBO, Frequency Conversion, Manual Phase Adjust Master Clock APLL FSYNC MFSYNC IC5 POS/NEG IC6 POS/NEG Microprocessor Port (SPI Serial) and HW Control and Status Pins Local Oscillator TCXO or OCXO DPLL2 identical to DPLL1 MCLKOSC JTAG SYNC1 SYNC3 IC1 POS/NEG IC2 POS/NEG SYNC2 OC1POS/NEG OC7POS/NEG OC4 JTRST JTMS JTCLK JTDI JTDO DFS 4 DFS 5 DFS 6 DFS 7 DFS 1 OC5 OC6 OC7 OC1 MFSYNC DS31400 APLL1 lowest jitter path PLL...

Open the catalog to page 3
DS31400 8-Input, 14-Output, Dual DPLL Timing IC with Sub-ps Output Jitter - 4

DS31400 ________________________________________________________ Maxim Integrated Products 4 ABRIDGED DATA SHEET Detailed Features Input Clock Features „h Eight input clocks, differential or CMOS/TTL signal format „h Input clocks can be any frequency from 2kHz up to 750MHz „h Supported telecom frequencies include PDH, SDH, Synchronous Ethernet, OTU1, OTU2, OTU3 „h Per-input fractional scaling (i.e., multiplying by N„iD where N is a 16-bit integer and D is a 32-bit integer and N < D) to undo 64B/66B and FEC scaling (e.g., 64/66, 238/255, 237/255, 236/255) „h Special mode allows locking to...

Open the catalog to page 4

All Maxim Integrated catalogs and technical brochures

  1. MAX86150

    49 Pages

  2. MAX30208

    29 Pages

  3. MAX30205

    15 Pages

  4. MAX17548

    28 Pages

  5. MAX17521

    22 Pages

  6. MAX17550

    21 Pages

  7. MAX17761

    17 Pages

  8. MAX25615

    9 Pages

Archived catalogs